

# OKI Semiconductor

Network Solutions Oki for a Global Society

**FEDL2215-05** Issue Date: Jun. 26, 2006

## ML2215

Speech Synthesizer & Melody LSI with On-Chip 3 Mbit Mask ROM

#### **GENERAL DESCRIPTION**

The ML2215 is an ADPCM-based Speech Synthesizer LSI with on-chip 3 Mbit Mask ROM for storing multiple speech data. In addition, the LSI has a built-in Melody Generator circuit that can generate melodies by automatically acquiring user-defined musical notes data from the ROM. The ML2215 has a 12-bit D/A Converter and Low Pass Filter, and enables a user to readily build a message and music playback sub-system by simply adding an external speaker and driving amplifier.

#### FEATURES

- On-Chip 3 Mbit Mask ROM
- Serial Interface User-selectable Mask options for 2-pin or 3-pin interfacing
- 3 Speech Synthesis Algorithms for user selection
- 4-bit OKI ADPCM/8-bit OKI Non-Linear PCM/8-bit PCM/Melody
  Sampling Frequency (At 4.096 MHz External Clock)
  4.0 kHz, 5.3 kHz, 6.4 kHz, 8.0 kHz, 10.7 kHz, 12.8 kHz, 16.0 kHz
- Built-in Melody Generator function User-definable 31 musical scales, 60 musical notes and rests, and 30 tempos
- User-defined Phrases up to 247 phrases, including melodies.
- Built-in 12-bit D/A Converter
- Built-in Low Pass Filter
- External Clock:

Frequency can be selected as Mask option 4.096 MHz, 8.192 MHz, 16.384 MHz

- Power Supply Voltage: 2.4 to 5.5 V
- Package:

20-pin plastic SSOP (SSOP20-P-44-0.65-K) (ML2215-xxxMB) 24-pin plastic SOP (SOP24-P-430-1.27-K) (ML2215-xxxMA)

#### **BLOCK DIAGRAM**



#### PIN CONFIGURATION (TOP VIEW)



24-Pin Plastic SOP

N.C.: No connection

Leave the N.C. pins open.

Note : If the 20-Pin Plastic SSOP is used, contact your nearest Oki sales office for availability and specifications.

#### **PIN DESCRIPTIONS**

| *Pin   | Symbol          | Туре | Description                                                                                                                                                                                                                                                                                                                                                                  |
|--------|-----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17(19) | RESET           | Ι    | "L" input to this pin turns the LSI into standby mode. At this point, output from the AOUT pin rises up to V <sub>DD</sub> level, having the LSI initialized internally. By "H" input to the pin the AOUT output returns to 1/2 V <sub>DD</sub> level.                                                                                                                       |
| 2(4)   | NAR             | Ο    | This pin outputs a signal showing empty/full status of the Phase Address Latch Register. "H" level indicates the register is empty, and thus the LSI is ready to accept serial data input. At powering up, the pin outputs "H level".                                                                                                                                        |
| 3(5)   | BUSY            | 0    | Outputs "L" level while output signal is present either at the AOUT or MD pin.<br>At powering up, the pin outputs "H" level.                                                                                                                                                                                                                                                 |
| 4(6)   | MD              | 0    | Melody output pin. Leave this pin open when not using melody output.                                                                                                                                                                                                                                                                                                         |
| 7(7)   | VREF            | I    | DAC reference pin. Leave this pin open when not used.                                                                                                                                                                                                                                                                                                                        |
| 9(9)   | AOUT            | Ο    | Analog output pin. $V_{DD}$ is output from this pin while the RESET pin is at "L" (during standby mode). 1/2 $V_{DD}$ is output except during playback after this LSI is activated.                                                                                                                                                                                          |
| 8(8)   | GND             | —    | Ground pin                                                                                                                                                                                                                                                                                                                                                                   |
| 12(16) | CLK             | I    | External clock input pin                                                                                                                                                                                                                                                                                                                                                     |
| 18(20) | SI              | I    | Serial clock input pin                                                                                                                                                                                                                                                                                                                                                       |
| 19(21) | SD              | I    | Serial data input pin. Input a phrase code corresponding to a phrase address through this pin.                                                                                                                                                                                                                                                                               |
| 13(17) | ST              | I    | This pin is used when 3-pin interfacing is selected. When 3-pin interfacing is selected, input to the SD and SI pins is valid while the ST pin being held "L". When this pin is at "H" level, speech synthesis is started. When 2-pin interfacing is selected, connect this pin to GND. Mask option allows the user to select either 3-pin interfacing or 2-pin interfacing. |
| 11(15) | V <sub>DD</sub> | _    | Power supply pin. Insert 0.1 $\mu F$ or larger bypass capacitor between this pin and the GND pin.                                                                                                                                                                                                                                                                            |

\* 20-pin plastic SSOP (24-pin plastic SOP)

#### ML2215

#### ABSOLUTE MAXIMUM RATINGS

| Parameter                     | Symbol                               | Condition | Rating                        | Unit |
|-------------------------------|--------------------------------------|-----------|-------------------------------|------|
| Power Supply Voltage          | Power Supply Voltage V <sub>DD</sub> |           | -0.3 to +7.0                  | V    |
| Input Voltage V <sub>IN</sub> |                                      | Ta = 25°C | –0.3 to V <sub>DD</sub> + 0.3 | V    |
| Storage Temperature           | T <sub>STG</sub>                     |           | –55 to +150                   | °C   |

#### **RECOMMENDED OPERATING CONDITIONS**

| Parameter                | Symbol                   | Condition                |            | Range      |      | Unit |
|--------------------------|--------------------------|--------------------------|------------|------------|------|------|
| Power Supply Voltage     | V <sub>DD</sub>          | —                        | 2.4 to 5.5 |            | V    |      |
| Operating Temperature    | T <sub>OP</sub>          | —                        |            | -40 to +85 |      | °C   |
|                          | uency f <sub>EXTCK</sub> | Selected as Mask options | Min.       | Тур.       | Max. | MHz  |
| External Clock Fragueney |                          |                          | 3.5        | 4.096      | 4.5  |      |
| External Clock Frequency |                          |                          | 7.5        | 8.192      | 9.0  |      |
|                          |                          |                          | 14.5       | 16.384     | 18.0 |      |

#### **ELECTRICAL CHARACTERISTICS**

#### **DC Characteristics**

| $(V_{DD} = 2.4 \text{ to } 5.5 \text{ V}, \text{ GND} = 0 \text{ V}, \text{ Ta} = -40 \text{ to } 85^{\circ}\text{C})$ |                  |                           |                             |      |                             |      |  |
|------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------|-----------------------------|------|-----------------------------|------|--|
| Parameter                                                                                                              | Symbol           | Condition                 | Min.                        | Тур. | Max.                        | Unit |  |
| "H" Input Voltage                                                                                                      | VIH              | —                         | $0.85 \times V_{\text{DD}}$ |      | _                           | V    |  |
| "L" Input Voltage                                                                                                      | VIL              | —                         | —                           | _    | $0.15 \times V_{\text{DD}}$ | V    |  |
| "H" Output Voltage                                                                                                     | V <sub>OH</sub>  | I <sub>OH</sub> = -500 μA | $V_{\text{DD}}-0.3$         |      |                             | V    |  |
| "L" Output Voltage                                                                                                     | V <sub>OL</sub>  | $I_{OL} = 1 \text{ mA}$   |                             |      | 0.4                         | V    |  |
| "H" Input Current                                                                                                      | I <sub>IH</sub>  | $V_{IH} = V_{DD}$         | —                           | _    | 10                          | μA   |  |
| "L" Input Current                                                                                                      | I⊫               | $V_{IL} = GND$            | -10                         |      | _                           | μA   |  |
| Operating Supply Current                                                                                               | I <sub>DD</sub>  |                           |                             | 4    | 8                           | mA   |  |
| Standby Supply Current                                                                                                 | I <sub>DS1</sub> | Ta = -40 to +50°C         |                             |      | 10                          | μA   |  |
| Standby Supply Current                                                                                                 | I <sub>DS2</sub> | Ta = 50 to 85°C           | _                           | _    | 30                          | μA   |  |
| DA Output Relative Error                                                                                               | V <sub>DAE</sub> | —                         |                             | _    | 40                          | mV   |  |

#### **OKI** Semiconductor

#### ML2215

#### **AC Characteristics**

|                                       |                       | (V <sub>DD</sub> = 2.4 t | to 5.5 V, G | 6ND = 0 V | , Ta = -40 | to +85°C) |
|---------------------------------------|-----------------------|--------------------------|-------------|-----------|------------|-----------|
| Parameter                             | Symbol                | Condition                | Min.        | Тур.      | Max.       | Unit      |
| CLK Duty Cycle                        | f <sub>duty</sub>     | —                        | 40          | 50        | 60         | %         |
| RESET Input Pulse Width               | tw(RST)               | —                        | 10          | —         |            | μs        |
| RESET Input Time after<br>Powering Up | $t_D(\overline{RST})$ |                          | 0           |           | _          | μs        |
| Serial Clock Pulse Width              | t <sub>W</sub> (SI)   | —                        | 350         | —         | —          | μs        |
| Start Pulse Width                     | t <sub>SDST</sub>     | With 2-pin interfacing   | 1           | —         |            | μs        |
| Serial Data Setup Time                | t <sub>SDS</sub>      | —                        | 1           |           | _          | μs        |
| Serial Data Hold Time                 | t <sub>SSD</sub>      | —                        | 1           | —         | _          | μs        |
| Serial Clock Setup Time               | t <sub>SIS</sub>      | With 3-pin interfacing   | 1           |           | —          | μs        |
| Serial Clock Hold Time                | t <sub>SSI</sub>      | With 3-pin interfacing   | 1           |           |            | μs        |
| *Silent Time after Playback           | t <sub>SIL</sub>      |                          | 6           |           |            | ms        |

\*Varies depending on the setting value for the ROM data.

#### **Analog Characteristics**

|                             |        | (V <sub>DD</sub> | = 2.4 to 5.5 | 5 V, GND = 0 | V, Ta = −40     | ) to +85°C) |
|-----------------------------|--------|------------------|--------------|--------------|-----------------|-------------|
| Parameter                   | Symbol | Condition        | Min.         | Тур.         | Max.            | Unit        |
| AOUT Output Voltage         | VAO    |                  | $V_{DD}/4$   | _            | V <sub>DD</sub> | V           |
| AOUT Pull-up Resistor Value | RAO    | _                | 1.5          | 2.5          | 4.5             | kΩ          |

ML2215

#### **AOUT Equivalent Circuit**



As shown above, the ML2215 uses current type DACs.

#### TIMING DIAGRAM

#### 1. At powering up



#### 2. At LSI activation and Standby state



2.1 When 2-pin interfacing selected as Mask option

2.2 When 3-pin interfacing selected as Mask option



#### 3. Contimuous Playback Timing

3.1 When 2-pin interfacing selected as Mask option

1) Continuous playback by NAR



OKI Semiconductor

FEDL2215-05

3.2 When 3-pin interfacing selected as Mask option

#### 1) Continuous playback by NAR



OKI Semiconductor

FEDL2215-05

10/25

- 3.3 "L" duration at NAR pin and "H" duration at BUSY pin
- (1) The "L" duration at the NAR pin when the first phrase is designated after power is turned on:  $250 \ \mu s + playback$  phrase sampling period  $\times 7$
- (2) The "L" duration at the NAR pin when the next playback phrase is designated when the BUSY pin is at "L": Remaining playback time of the phrase being played + playback phrase sampling period ×2 + sampling period of the next playback phase ×7
- (3) The "L" duration at the NAR pin during continuous playback by the BUSY pin: Sampling period of the previous playback phase ×2 + Sampling period of the next playback phase ×7
- (4) The "H" duration at the BUSY pin during continuous playback by the NAR pin: Sampling period of the previous playback phase ×2 + Sampling period of the next playback phase ×7

Note: The maximum durations are shown above.

#### FUNCTIONAL DESCRIPTION

#### 1. Specifying a user-defined phrase code for playback

The LSI allows a user to define up to 247 phrases. To playback a user-defined phrase, input a phrase code (phrase address) in serial order, starting with the MSB, through the SD pin.





When more than 8 SI clocks are input, the first 8-clock data is taken as valid data. Table 1.1 shows phrase codes for user-defined phrases.

| MSB to LSB | Code Description          |
|------------|---------------------------|
| 0000000    | Stop Code                 |
| 0000001    |                           |
| •          | User-defined Phrase Codes |
| 11110111   |                           |
| 11111000   |                           |
|            | Test Codes*               |
| 1111111    |                           |

#### Table 1.1 Phrase Code for User-defined Phrase

Note: \* No test codes could be used to represent a user-defined phrase.

#### 2. Use-Prohibited Area in on-chip Mask ROM

As shown in the Table 2.1, the last 3 bytes of on-chip Mask ROM are use-prohibited. Be sure not to use the last 3 bytes when you prepare ROM data using an analyzing tool.

Table 2.1 shows addresses that are prohibited to use, and Figure 2.1 shows the address map of on-chip Mask ROM.

#### Table 2.1 User's Data Area and Use-Prohibited Area in on-chip Mask ROM

| User's Data Area | Use-Prohibited Area |
|------------------|---------------------|
| 007C8 to 5FFFC   | 5FFFD, 5FFFE, 5FFFF |

| (00000)H | Phrase Control   |
|----------|------------------|
| (007C7)H | Table Area       |
| (007C8)H | User's Data Area |
| (5FFFC)H | User's Data Area |
| (5FFFD)H | Test Data Area   |
| (5FFFF)H | Test Data Alea   |

Figure 2.1 Mask ROM Address Map

#### 3. Mask Options

The following mask options are available to choose an interfacing type and an external clock frequency, as shown in Table 3.1.

| Option | Interfacing Type  | External Clock Frequency |
|--------|-------------------|--------------------------|
| А      | 3-pin Interfacing | 4.096 MHz                |
| В      | 3-pin Interfacing | 8.192 MHz                |
| С      | 3-pin Interfacing | 16.384 MHz               |
| D      | 2-pin Interfacing | 4.096 MHz                |
| E      | 2-pin Interfacing | 8.192 MHz                |
| F      | 2-pin Interfacing | 16.384 MHz               |

#### Table 3.1 Mask Options

#### 4. Interfacing Types

Mask option allows a user to select a interfacing type and a frequency of external clock input. Available options are listed in Table 3.1.

4.1 2-pin Controlled Serial Input Interface

2-pin interfacing uses the SD and SI pins to control interfacing. Pull the  $\overline{ST}$  pin down to "L".



Figure 4.1 Timing Chart of Serial Input

**ML2215** 

As shown in Figure 4.1, serial data input is enabled by entering 1 µsec or longer "L" input (the Start-bit input) to the SD pin. Serial data input to the SD pin is fetched to the internal register in synchronization with the falling edge of the SI's 8th clock as a phrase code for a user-defined phrase.

You must input the external clock to the CLK pin. Otherwise, serial data input cannot be acquired internally, regardless  $t_{SDST} \ge 1 \ \mu s$  or  $t_{SDST} < 1 \ \mu s$ .



Figure 4.2 Timing Chart of Serial Input

As shown in Figure 4.2, re-inputting the Start-bit before the SI's 8th clock cancels the preceding serial data entry, and 8-clock data following the Start-bit is taken as valid data.

4.2 3-pin Controlled Serial Input Interface

3-pin interfacing uses the SD, SI and  $\overline{ST}$  pins to control interfacing.



Figure 4.3 Timing Chart of Serial Input

When 3-pin interfacing is selected, input to the SD and SI pins is enabled while the  $\overline{ST}$  pin being held "L". Serial data input to the SD pin is acquired to the internal register in synchronization with the falling edge of the SI's 8th clock as an 8-bit phrase code for a user-defined phrase. If the  $\overline{ST}$  pin is brought back to "H" before the SI's 8th clock, the preceding entry is cancelled, and 8-clock data after the  $\overline{ST}$  pin being brought back to "L" again is taken as valid data.

#### 5. External Clock Input

Mask option allows a user to choose an external clock frequency, as shown in Table 5.1.

| External Clock Frequency | Internal Sampling Frequency                                      |
|--------------------------|------------------------------------------------------------------|
| 4.096 MHz                | 4.0 kHz, 5.3 kHz, 6.4 kHz, 8.0 kHz, 10.7 kHz, 12.8 kHz, 16.0 kHz |
| 8.192 MHz                | 4.0 kHz, 5.3 kHz, 6.4 kHz, 8.0 kHz, 10.7 kHz, 12.8 kHz, 16.0 kHz |
| 16.384 MHz               | 4.0 kHz, 5.3 kHz, 6.4 kHz, 8.0 kHz, 10.7 kHz, 12.8 kHz, 16.0 kHz |

| су |
|----|
|    |

When an external clock frequency were chosen as Mask option and a different frequency input were made, the sampling frequency changes in proportion to the actual input frequency. For example, while 4.096 MHz external clock frequency option was selected as Mask option, and when 6.144 MHz external clock is actually input, then the sampling frequency changes accordingly, e.g. sampling frequency at 1.5 times of those shown in Table 5.1.

#### 6. Stop Code

The Stop code (Table 1.1) input to the SD pin during playback makes the LSI stop playback on the SI's falling edge following to the LSB input, and the AOUT falls down to  $1/2 V_{DD}$  level. If the LSI plays a melody, melody output stops in the same way.

Timings for the Stop code input are shown below, for 2-pin interfacing in Figure 6.1 and for 3-pin interfacing in Figure 6.2 respectively.



Figure 6.1 Timing for Stop Code Input - 2-pin Interfacing



Figure 6.2 Timing for Stop Code Input - 3-pin Interfacing

#### 7. Volume Setting

The volume of the AOUT pin can be adjusted by applying voltage to the  $V_{REF}$  pin.

The  $V_{REF}$  pin is open or  $V_{REF}$  can be set from 1 V to 4 V. The volume of a signal from the AOUT pin is maximum when the  $V_{REF}$  pin is open or  $V_{REF}$  is set to 1 V.



Figure 7.1  $V_{REF}$  – AOUT Amplitude (Ta = 25°C,  $V_{DD}$  = 5 V)

The relationship between the  $V_{REF}$  voltage and the AOUT amplitude is shown in Figure 7.1. For example, the maximum amplitude voltage output from the  $V_{REF}$  pin is 1 V when  $V_{DD} = 5$  V and  $V_{REF} = 4$  V. Note that the maximum amplitude voltage output from the AOUT pin is 4 V (80% of  $V_{DD}$ ) when the  $V_{REF}$  pin is open or  $V_{REF}$  is 1 V.

#### 8. Melody Generator

Melodies are generated using the Oki's Voice Analysis Tool, where music scales, tempos, start addresses, and so on can be set. The melody output is initiated from the MD pin by activating a melody phrase that has been set externally.

The Voice Analysis Tool can create melodies in the following ranges:

- 31 musical scales (C1 to Fis3)
- 60 music notes and rests
- Monotones (chords cannot be created)
- Sampling Frequency: Fixed 8 kHz

**ML2215** 

A buzzer output is generated using an Oki's Voice Analysis Tool. By setting a frequency and sound type with the Voice Analysis Tool and activating a buzzer phrase that has been set, the buzzer output is started via the MD pin. Four buzzing sound types, intermittent 1, intermittent 2, single and continuous, and three 50%-duty frequencies, at 0.5 kHz, 1.0 kHz and 2.0 kHz, can be selected using the Analyzing Tool. Sampling Frequency is fixed 8 kHz. Figure 9.1 shows output wave-form in each output mode. The waveforms shown as solid blank indicate buzz output signals at 0.5/1.0/2.0 kHz.



Figure 9.1 Output Wave-form from the Buzzer Driver in Each Output Mode

#### 10. Low Pass Filter

ML2215's analog output goes through the built-in Low Pass Filter. The Figure 10.1 below shows Frequency Characteristics and Table 10.1 shows Cut-off Frequency of the LPF. No analog output passing through the LPF is available on this chip.



Figure 10.1 LPF Frequency Characteristics (f<sub>SAM</sub> = 8 kHz)

| Sampling Frequency (kHz) | Cut-off Frequency (kHz) |  |  |
|--------------------------|-------------------------|--|--|
| (f <sub>SAM</sub> )      | (f <sub>CUT</sub> )     |  |  |
| 4.0                      | 1.2                     |  |  |
| 5.3                      | 1.6                     |  |  |
| 6.4                      | 2.0                     |  |  |
| 8.0                      | 2.5                     |  |  |
| 10.6                     | 3.2                     |  |  |
| 12.8                     | 4.0                     |  |  |
| 16.0                     | 5.0                     |  |  |
|                          | ·                       |  |  |

 Table 10.1
 LPF Cut-off Frequency

#### 11. AOUT Connecting Circuit

It is recommended to connect a capacitor of 0.01 to 0.033  $\mu$ F to the AOUT pin. The circuit diagram is as shown below.



The capacitor is used for improving a voice quality. Check the voice quality before determining the capacitor value. If the voice quality is excellent without connecting a capacitor, no capacitor is required.

#### **APPLICATION CIRCUITS**

When 2-pin interfacing is selected (Fix the  $\overline{ST}$  pin to GND.)



#### PAD CONFIGURATION

Chip size

Y = 2.522 mm

1. Chip and Pad Numbers



X = 4.732 mm

#### 2. Pad Coordinates

(Chip center is located at X = 0 and Y = 0)

|         |            |        | (Unit: µm) |  |
|---------|------------|--------|------------|--|
| PAD No. | PAD Name   | X-axis | Y-axis     |  |
| 1       | NAR        | -2015  | -1112      |  |
| 2       | BUSY -1638 |        | -1112      |  |
| 3       | MD –1196   |        | -1112      |  |
| 4       | VREF       | 728    | -1112      |  |
| 5       | GND        | 1202   | -1112      |  |
| 6       | AOUT       | 2060   | -1112      |  |
| 7       | VDD        | 2204   | 1112       |  |
| 8       | CLK        | 1768   | 1112       |  |
| 9       | ST         | 1326   | 1112       |  |
| 10      | RESET      | -1196  | 1112       |  |
| 11      | SI         | -1638  | 1112       |  |
| 12      | SD         | -2015  | 1112       |  |

#### PACKAGE DIMENSIONS



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

#### To Oki Electric Industry Co., Ltd.

### Phrase Address Corresponding List

### Type:ML2215-999Company:Oki Electric Industry Co., Ltd.

Source oscillation frequency: <u>4,096</u> [MHz]

September 10, 2004

(1/1)

| Phrase<br>address | Voice word                        | Playback<br>method | Sampling<br>frequency [kHz] | Phrase<br>address | Voice word | Playback<br>method | Sampling<br>frequency [kHz] |
|-------------------|-----------------------------------|--------------------|-----------------------------|-------------------|------------|--------------------|-----------------------------|
| 00                | [Stop code]                       | ADPCM              | 8.0                         |                   |            |                    |                             |
| 01                | [A]                               | ADPCM              | 8.0                         |                   |            |                    |                             |
| 02                | [B]                               | ADPCM              | 8.0                         |                   |            |                    |                             |
| 03                | [C]                               | ADPCM              | 8.0                         |                   |            |                    |                             |
| 04                | [Push] + silence (199.5 ms)       | ADPCM              | 8.0                         |                   |            |                    |                             |
| 05                | [the button]                      | ADPCM              | 8.0                         |                   |            |                    |                             |
| 06                | Melody                            | Melody             | -                           |                   |            |                    |                             |
| 07                | Intermittent tone 1 (f = 1.0 kHz) | Buzzer             | -                           |                   |            |                    |                             |
| 08                | Intermittent tone 2 (f = 1.0 kHz) | Buzzer             | -                           |                   |            |                    |                             |
| 09                | Single tone (f = 0.5 kHz)         | Buzzer             | -                           |                   |            |                    |                             |
| 0A                | Continuous tone (f = 2.0 kHz)     | Buzzer             | -                           |                   |            |                    |                             |
|                   |                                   |                    |                             |                   |            |                    |                             |
|                   |                                   |                    |                             |                   |            |                    |                             |
|                   |                                   |                    |                             |                   |            |                    |                             |
|                   |                                   |                    |                             |                   |            |                    |                             |
|                   |                                   |                    |                             |                   |            |                    |                             |
|                   |                                   |                    |                             |                   |            |                    |                             |
|                   |                                   |                    |                             |                   |            |                    |                             |
|                   |                                   |                    |                             |                   |            |                    |                             |
|                   |                                   |                    |                             |                   |            |                    |                             |
|                   |                                   |                    |                             |                   |            |                    |                             |
|                   |                                   |                    |                             |                   |            |                    |                             |
|                   |                                   |                    |                             |                   |            |                    |                             |
|                   |                                   |                    |                             |                   |            |                    |                             |
|                   |                                   |                    |                             |                   |            |                    |                             |
|                   |                                   |                    |                             |                   |            |                    |                             |

\* In the case of the ML2213/2215, the minimum silent time of 6.0 [ms] is automatically added at the end of a phrase. Specify the silent time according to 1.5 [ms]×(m + 1)×(n + 1), where  $1 \le m \le 31$  and  $1 \le n \le 63$ . Specify the silence after a phrase according to "+ silence (---)".

\* Since address "00"h is the stop code, the address cannot be used. Usable addresses are "01"h to "FF"h.

\* Select the playback method from 4-bit ADPCM, 8-bit straight PCM, nonlinear PCM, Melody, or Buzzer.

#### **REVISION HISTORY**

| Page            |               | ge       |         |                                                                                                                                                                                                                                                                  |
|-----------------|---------------|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Document<br>No. | Date          | Previous | Current | Description                                                                                                                                                                                                                                                      |
| INO.            |               | Edition  | Edition |                                                                                                                                                                                                                                                                  |
| FEDL2215-01     | _             |          | Ι       | Final edition 1                                                                                                                                                                                                                                                  |
| FEDL2215-02     | Aug. 2001     | -        | -       | Final edition 2                                                                                                                                                                                                                                                  |
| FEDL2215-03     | Aug. 21, 2003 | _        | -       | Final edition 3                                                                                                                                                                                                                                                  |
|                 |               | _        | 23      | The "Phrase Address Corresponding List" has been added.                                                                                                                                                                                                          |
| FEDL2215-04     | Jan. 17, 2005 | -        | _       | Final edition 4                                                                                                                                                                                                                                                  |
|                 |               | 4        | 4       | Descriptions of the MD and AOUT pins have been partially modified.                                                                                                                                                                                               |
|                 |               | 5        | 5       | The Min., Typ., and Max. values of "External Clock Frequency" have been added.                                                                                                                                                                                   |
|                 |               | 6        | 6       | <ul> <li>Parameter "Silent Time after Playback" and<br/>the statement below the table in the "AC<br/>Characteristics" Section have been added.</li> <li>Values of parameter "AOUT Pull-up Resistor<br/>Value" in the "Analog Characteristics" Section</li> </ul> |
|                 |               | 8        | 8       | have been changed.<br>Time "t <sub>SIL</sub> " has been added in the timing diagrams in Sections 2.1 and 2.2.                                                                                                                                                    |
|                 |               | 8 to 10  | 8 to 10 | Statements in the timing diagrams in Sections 2<br>and 3 have been partially added.                                                                                                                                                                              |
|                 |               | -        | 11      | Section 3.3, "L" during at NAR pin and "H" duration at NAR pin has been added.                                                                                                                                                                                   |
|                 |               | 15 to 20 | 16      | Contents in Section 8 have been changed.                                                                                                                                                                                                                         |
|                 |               | _        | 20      | The "PAD CONFIGURATION" Section has been added.                                                                                                                                                                                                                  |
|                 |               | 23       | 23      | Statements below the "Phrase Address Corresponding List" table have been partially modified.                                                                                                                                                                     |
| FEDL2215-05     | Jun. 26, 2006 | _        | -       | Final edition 5                                                                                                                                                                                                                                                  |
|                 |               | 8 to 10  | 8 to 10 | Statements in the timing diagrams in Sections 2 and 3 have been partially modified.                                                                                                                                                                              |
|                 |               | _        | _       | <ul> <li>Word music has been changed to word<br/>melody throughout.</li> <li>Words "analog output" has been changed to<br/>words "voice output" throughout.</li> </ul>                                                                                           |

#### NOTICE

- 1. The information contained herein can change without notice owing to product and/or technical improvements. Before using the product, please make sure that the information being referred to is up-to-date.
- 2. The outline of action and examples for application circuits described herein have been chosen as an explanation for the standard action and performance of the product. When planning to use the product, please ensure that the external conditions are reflected in the actual circuit, assembly, and program designs.
- 3. When designing your product, please use our product below the specified maximum ratings and within the specified operating ranges including, but not limited to, operating voltage, power dissipation, and operating temperature.
- 4. Oki assumes no responsibility or liability whatsoever for any failure or unusual or unexpected operation resulting from misuse, neglect, improper installation, repair, alteration or accident, improper handling, or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified operating range.
- 5. Neither indemnity against nor license of a third party's industrial and intellectual property right, etc. is granted by us in connection with the use of the product and/or the information and drawings contained herein. No responsibility is assumed by us for any infringement of a third party's right which may result from the use thereof.
- 6. The products listed in this document are intended for use in general electronics equipment for commercial applications (e.g., office automation, communication equipment, measurement equipment, consumer electronics, etc.). These products are not, unless specifically authorized by Oki, authorized for use in any system or application that requires special or enhanced quality and reliability characteristics nor in any system or application where the failure of such system or application may result in the loss or damage of property, or death or injury to humans.

Such applications include, but are not limited to, traffic and automotive equipment, safety devices, aerospace equipment, nuclear power control, medical equipment, and life-support systems.

- 7. Certain products in this document may need government approval before they can be exported to particular countries. The purchaser assumes the responsibility of determining the legality of export of these products and will take appropriate and necessary steps at their own expense for these.
- 8. No part of the contents contained herein may be reprinted or reproduced without our prior permission.

Copyright 2006 Oki Electric Industry Co., Ltd.